



3A, 6V, 1MHz, 50uA IQ

# **Synchronous Step-Down Converter**

Preliminary Specifications Subject to Change without Notice

#### DESCRIPTION

The JW®5213L is a current mode monolithic buck switching regulator. Operating with an input range of 2.5V-6V, the JW5213L delivers 3A of continuous output current with integrated P-Channel and N-Channel MOSFETs. The internal synchronous power switches provide high efficiency. At light loads, the regulator operate in low frequency to maintain high efficiency and low output ripples. Current mode control provides tight load transient response and cycle-by-cycle current limit.

The JW5213L guarantees robustness with latch off output short-circuit protection, latch off over-voltage protection, start-up current run-away protection, input under voltage lockout protection, hot-plug in protection, and thermal protection.

The JW5213L provides output power good indication.

The JW5213L is available in 8-pin DFN2X2-8 package, which provides a compact solution with minimal external components.

Company's Logo is Protected, "JW" and "JOULWATT" are Registered Trademarks of JoulWatt technology Inc.

## **FEATURES**

- 2.5V to 6V operating input range
- Up to 3A output current
- Up to 95% peak efficiency
- Internal soft-start
- 1MHz switching frequency
- Input under voltage lockout
- Short circuit protection
- Over voltage protection
- Thermal protection
- Hot-plug in protection
- Output POK indication
- RoHS compliant and halogen free
- Available in DFN2X2-8 package

#### **APPLICATIONS**

- 5V or 3.3V Point of Load Conversion
- Set Top Boxes
- Telecom/Networking Systems
- Storage Equipment
- GPU/DDR Power Supply

### TYPICAL APPLICATION



## ORDER INFORMATION

| DEVICE <sup>1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PACKAGE  | TOP MARKING <sup>2)</sup> |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------|
| INVESTIGATION OF THE PROPERTY |          | JWFU□                     |
| JW5213LDFND#TRPBF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | DFN2X2-8 | YW□□□                     |

#### Notes:



## **PIN CONFIGURATION**

#### **TOP VIEW**



# **ABSOLUTE MAXIMUM RATING**1)

| EN, FB, POK Pins                      | 0.3V to 7.0 V                               |
|---------------------------------------|---------------------------------------------|
| Vin, SW Pins                          | 0.3V(-1.7V for 20ns) to 7.0V(8.0V for 10ns) |
| Junction Temperature.2)               | 150°C                                       |
| Lead Temperature                      | 260°C                                       |
| Storage Temperature                   | -65°C to +150°C                             |
| ESD Susceptibility (Human Body Model) | 2kV                                         |

# **RECOMMENDED OPERATING CONDITIONS<sup>3)</sup>**

| Input Voltage VIN              | 2.5V to 6V       |
|--------------------------------|------------------|
| Output Voltage Vout            | 0.6V to Dmax*VIN |
| Operating Junction Temperature | -40°C to 125°C   |

# THERMAL PERFORMANCE<sup>4)</sup>

#### Note

- 1) Exceeding these ratings may damage the device. These stress ratings do not imply function operation of the device at any other conditions beyond those indicated under RECOMMENDE OPERATING CONDITIONS.
- 2) The JW5213L includes thermal protection that is intended to protect the device in overload conditions. Continuous operation over the specified absolute maximum operating junction temperature may damage the device.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.

 $\theta_{JA}$ 

 $\theta_{Jc}$ 

# **ELECTRICAL CHARACTERISTICS**

| VIN=5V, $T_A$ =25 $C$ , unless otherwise stated.   |                          |                                                                                  |       |      |       |          |
|----------------------------------------------------|--------------------------|----------------------------------------------------------------------------------|-------|------|-------|----------|
| ltem                                               | Symbol                   | Condition                                                                        | Min.  | Тур. | Max.  | Units    |
| V <sub>IN</sub> Under Voltage Lockout Threshold    | V <sub>IN_UVLO</sub>     | V <sub>IN</sub> rising                                                           | 2.25  | 2.4  | 2.55  | V        |
| V <sub>IN</sub> Under Voltage Lockout Hysteresis   | VIN_UVLO_HYST            |                                                                                  |       | 220  |       | mV       |
| V <sub>IN</sub> Over Voltage Protection Threshold  | V <sub>IN_OVP</sub>      | V <sub>IN</sub> rising                                                           | 6.5   | 6.85 | 7.2   | <b>V</b> |
| V <sub>IN</sub> Over Voltage Protection Hysteresis | V <sub>IN_OVP_HYST</sub> |                                                                                  |       | 350  |       | mV       |
| Shutdown Current                                   | Ishdn                    | V <sub>EN</sub> =0V                                                              |       | 0.1  | 1     | μΑ       |
| Quiescent Current                                  | IQ                       | V <sub>EN</sub> =2V,<br>V <sub>FB</sub> =V <sub>REF</sub> *105%                  |       | 50   | 80    | μΑ       |
| Regulated Feedback Voltage                         | V <sub>FB</sub>          | 2.5V <vin<6v< td=""><td>0.588</td><td>0.6</td><td>0.612</td><td>V</td></vin<6v<> | 0.588 | 0.6  | 0.612 | V        |
| PFET On Resistance                                 | R <sub>DSON_P</sub>      | V <sub>IN</sub> =3.6V, I <sub>SW</sub> =200mA                                    |       | 110  |       | mΩ       |
| NFET On Resistance                                 | R <sub>DSON_N</sub>      | V <sub>IN</sub> =3.6V, I <sub>SW</sub> =-200mA                                   |       | 90   |       | mΩ       |
| PFET Leakage Current                               | ILEAK_P                  | V <sub>IN</sub> =5.5V, V <sub>SW</sub> =0V                                       |       |      | 1     | uA       |
| NFET Leakage Current                               | I <sub>LEAK_N</sub>      | V <sub>IN</sub> =5.5V, V <sub>SW</sub> =5.5V                                     |       |      | 1     | uA       |
| PFET Current Limit                                 | ILIM_TOP                 |                                                                                  | 3.5   | 4.8  |       | Α        |
| Switching Frequency                                | Fsw                      | I <sub>OUT</sub> =1A                                                             | 0.8   | 1    | 1.2   | MHz      |
| Minimum On Time <sup>5)</sup>                      | T <sub>ON_MIN</sub>      |                                                                                  |       | 80   |       | ns       |
| Maximum Duty Cycle <sup>5)</sup>                   | D <sub>MAX</sub>         |                                                                                  |       | 75   |       | %        |
| EN Input Logic High Voltage                        | V <sub>EN_</sub> H       | V <sub>EN</sub> rising, FB=0.4V                                                  | 1.15  |      |       | V        |
| EN Input Logic Low Voltage                         | V <sub>EN_L</sub>        | V <sub>EN</sub> falling, FB=0.4V                                                 |       |      | 0.4   | <b>V</b> |
| Short Circuit Protection Threshold <sup>5)</sup>   | V <sub>SCP</sub>         |                                                                                  |       | 240  |       | mV       |
| POK Lower Low Threshold                            | V <sub>POKL_LO</sub>     | V <sub>FB</sub> falling                                                          | 510   | 540  | 570   | mV       |
| POK Upper Low Threshold                            | V <sub>POKL_UP</sub>     | V <sub>FB</sub> rising                                                           | 690   | 720  | 750   | mV       |
| Over-voltage Protection Threshold                  | V <sub>OVP</sub>         | V <sub>FB</sub> rising                                                           | 690   | 720  | 750   | mV       |
| Over-voltage Deglitch Time                         | Tovp                     |                                                                                  |       | 30   |       | us       |
| Soft-start Time                                    | t <sub>ss</sub>          | Vout from 0% to 95%                                                              | 0.65  |      | 1.08  | ms       |
| SW Discharge Resistance                            | R <sub>DISC</sub>        |                                                                                  |       | 50   |       | Ω        |
| Thermal Shutdown Threshold <sup>5)</sup>           | T <sub>SHDN</sub>        |                                                                                  |       | 150  |       | °C       |
| Temperature Hysteresis <sup>5)</sup>               | T <sub>HYS</sub>         |                                                                                  |       | 15   |       | °C       |

# Note:

5) Guaranteed by design.

# **PIN DESCRIPTION**

| Pin     | Name  | Description                                                                                         |  |
|---------|-------|-----------------------------------------------------------------------------------------------------|--|
| 1       | FB    | Output feedback pin. FB senses the output voltage and is regulated by the control loop to           |  |
| 1       | ГБ    | 0.6V. Connect a resistive divider at FB.                                                            |  |
| 2       | POK   | Open drain output. Connect a $10 K\Omega$ resistor from POK to output. POK is high when $V_{FB}$ is |  |
| 2 POK   |       | within >90% and <120% of V <sub>REF</sub> .                                                         |  |
| 3       | VIN   | Input voltage pin. VIN supplies power to the IC. Connect a 2.5V to 6V supply to VIN and             |  |
| 3       | VIIN  | bypass VIN to GND with a suitably large capacitor to eliminate noise on the input to the IC.        |  |
| 4       | PGND  | Power ground pin.                                                                                   |  |
| 5       | NC    | No connection.                                                                                      |  |
| 6       | SW    | SW is the switching node that supplies power to the output. Connect the output LC filter from       |  |
| 6       | SW    | SW to the output load.                                                                              |  |
| 7       | EN    | Drive EN pin high to turn on the regulator and low to turn off the regulator.                       |  |
| 8       | SGND  | Signal ground pin.                                                                                  |  |
| Exposed | PGND  | Power ground pin.                                                                                   |  |
| Pad     | FGIND | l ower ground pin.                                                                                  |  |

# **BLOCK DIAGRAM**



## TYPICAL PERFORMANCE CHARACTERISTICS

Vin = 5V, Vout = 1.8V, L =  $2.2\mu H$ , Cout =  $44\mu F$ , TA = +25°C, unless otherwise noted

## **Steady State Test**

VIN=5V, Vout=1.8V lout=3A



#### Startup through Enable

VIN=5V, Vout=1.8V lout=3A(Resistive load)



#### Shutdown through Enable

VIN=5V, Vout=1.8V lout=3A(Resistive load)



#### **Heavy Load Operation**

3A LOAD



#### **Medium Load Operation**

1.5A LOAD



# **Light Load Operation**

0 A LOAD



#### **Short Circuit Protection**

VIN=5V, Vout=1.8V

lout=3A- Short



#### **Load Transient**

 $1.5A\ LOAD \rightarrow 3A\ LOAD$ 

→1.5A LOAD



# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Vin = 5V, Vout = 1.8V, L =  $2.2\mu H$ , Cout =  $44\mu F$ , TA =  $+25^{\circ}C$ , unless otherwise noted

## Quiescent Current Vs. Input Voltage VIN=3V ~ 6.5V, VEN=3V, VFB=0.8V



## Shutdown Current Vs. Input Voltage

VIN=3V  $\sim$  6.5V, VEN=0V, VFB=0.3V



## Efficiency @ Vout=3.3V



## Efficiency @ Vout=1.2V



## Efficiency @ Vout=1.8V



#### Load regulation @ Vout=1.8V



### **FUNCTIONAL DESCRIPTION**

The JW5213L is a synchronous, current-mode, step-down regulator. It regulates input voltages from 2.5V~6V down to an output voltage as low as 0.6V, and is capable of supplying up to 3A of load current.

#### **Current-Mode Control**

The JW5213L utilizes current-mode control to regulate the output voltage. The output voltage is measured at the FB pin through a resistive voltage divider and the error is amplified by the internal transconductance error amplifier.

Output of the internal error amplifier is compared with the switch current measured internally to control the output current limit.

#### **PFM Mode**

The JW5213L operates in PFM mode at light load. In PFM mode, switch frequency is continuously controlled in proportion to the load current, i.e. switch frequency decreases when load current drops to boost power efficiency at light load by reducing switch-loss, while switch frequency increases when load current rises, minimizing output voltage ripple.

#### **Shut-Down Mode**

The JW5213L operates in shut-down mode when voltage at EN pin is driven below 0.4V. In shut-down mode, the entire regulator is off and the supply current consumed by the JW5213L drops below 1uA.

#### **Power Switches**

P-channel and N-channel MOSFET switches are integrated on the JW5213L to down convert the input voltage to the regulated output voltage.

## **Hot-Plug In Protection**

If the Vin voltage exceeds 6.85V, IC will turn off power switch, entering over-voltage protection. It will remain in this state until Vin voltage is less than 6V.

## **Output Current Run-Away Protection**

At start-up, due to the high voltage at input and low voltage at output, current inertia of the output inductance can be easily built up, resulting in a large start-up output current. A valley current limit is designed in the JW5213L so that only when output current drops below the valley current limit can the bottom power switch be turned off. By such control mechanism, the output current at start-up is well controlled.

### **Short Circuit Protection**

When output falls below 40% of the regulation, IC will shut down and enter short circuit protection. Short circuit protection will be removed by Vin or EN restart.

### Over voltage protection

IC will shut down and enter overvoltage protection when output voltage is higher than 120% of regulation level for more than 20us. Output voltage will discharge by internal resister. Overvoltage protection will be removed by Vin or EN restart.

#### Thermal Protection

When the temperature of the JW5213L rises above 150°C, it is forced into thermal shut-down. Only when core temperature drops below 135°C can the regulator becomes active again.

### **APPLICATION INFORMATION**

# **Duty Cycle Limit**

The JW5213L do not support to work more than 75% duty cycle. The input and output voltages should meet the following condition:

$$D = \frac{V_{\text{OUT}}}{V_{\text{IN}}} \le 75\%$$

## **Output Voltage Set**

The output voltage is determined by the resistor divider connected at the FB pin, and the voltage ratio is:

$$V_{FB} = V_{OUT} \cdot \frac{R_3}{R_2 + R_3}$$

where VFB is the feedback voltage and Vout is the output voltage.

Choose R<sub>3</sub> around  $10K\Omega$ , and then R<sub>2</sub> can be calculated by:

$$R_2 = R_3 \cdot \left( \frac{V_{OUT}}{0.6 V} - 1 \right)$$

The following table lists the recommended values.

| Vout(V) | R2(KΩ) | R3(KΩ) |
|---------|--------|--------|
| 1.2     | 10     | 10     |
| 1.5     | 15     | 10     |
| 1.8     | 20     | 10     |
| 3.3     | 49.9   | 11     |

#### **Input Capacitor**

The input capacitor is used to supply the AC input current to the step-down converter and maintaining the DC input voltage. The ripple current through the input capacitor can be calculated by:

$$I_{C1} = I_{LOAD} \cdot \sqrt{\frac{v_{OUT}}{v_{IN}} \cdot \left(1 - \frac{v_{OUT}}{v_{IN}}\right)}$$

where ILOAD is the load current, VOUT is the output voltage, VIN is the input voltage.

Thus the input capacitor can be calculated by the following equation when the input ripple voltage is determined.

$$C_{1} = \frac{I_{LOAD}}{f_{S} \cdot \Delta V_{IN}} \cdot \frac{V_{OUT}}{V_{IN}} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

where C<sub>1</sub> is the input capacitance value, fs is the switching frequency,  $\triangle VIN$  is the input ripple voltage.

The input capacitor can be electrolytic, tantalum or ceramic. To minimizing the potential noise, a small X5R or X7R ceramic capacitor, i.e. 0.1uF, should be placed as close to the IC as possible when using electrolytic capacitors.

A 22uF/0805/10V ceramic capacitor is recommended in typical application.

### **Output Capacitor**

The output capacitor is required to maintain the DC output voltage, and the capacitance value determines the output ripple voltage. The output voltage ripple can be calculated by:

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_{s} \cdot L} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \cdot \left(R_{ESR} + \frac{1}{8 \cdot f_{s} \cdot C_{2}}\right)$$

where C<sub>2</sub> is the output capacitance value and RESR is the equivalent series resistance value of the output capacitor.

The output capacitor can be low ESR electrolytic, tantalum or ceramic, which lower ESR capacitors get lower output ripple voltage.

The output capacitors also affect the system stability and transient response, and two 22uF/0805/6.3V ceramic capacitors are recommended in typical application.

#### Inductor

The inductor is used to supply constant current to the output load, and the value determines the ripple current which affect the efficiency and the output voltage ripple. The ripple current is typically allowed to be 30% of the maximum switch current limit, thus the inductance value can be calculated by:

$$L = \frac{V_{OUT}}{f_{s} \cdot \Delta I_{L}} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

where VIN is the input voltage, VOUT is the output voltage, fs is the switching frequency, and  $\triangle$ IL is the peak-to-peak inductor ripple current.

## **PCB Layout Note**

For minimum noise problem and best operating performance, the PCB is preferred to following the guidelines as reference.

- Place the input decoupling capacitor as close to JW5213L (VIN pin and PGND) as possible to eliminate noise at the input pin. The loop area formed by input capacitor and GND must be minimized.
- 2. Put the feedback trace as far away from the inductor and noisy power traces as possible.
- 3. The ground plane on the PCB should be as large as possible for better heat dissipation.

## REFERENCE DESIGN

## Reference 1:

 $V_{IN}$ : 2.5V ~ 6V  $V_{OUT}$ : 1.8V  $I_{OUT}$ : 0~3A



## Reference 2:

V<sub>IN</sub>: 4.5V ~ 6 V

V<sub>OUT</sub>: 3.3V I<sub>OUT</sub>: 0~3A



# TAPE AND REEL INFORMATION





# **PACKAGE OUTLINE**



## **IMPORTANT NOTICE**

Joulwatt Technology Inc. reserves the right to make modifications, enhancements, improvements,
corrections or other changes without further notice to this document and any product described herein.

- Any unauthorized redistribution or copy of this document for any purpose is strictly forbidden.
- Joulwatt Technology Inc. does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Copyright © 2019 JW5213L Incorporated.

All rights are reserved by Joulwatt Technology Inc.